mirror of
https://github.com/torvalds/linux.git
synced 2026-05-05 15:02:40 -04:00
drm/amd/dc: Add dc display driver (v2)
Supported DCE versions: 8.0, 10.0, 11.0, 11.2 v2: rebase against 4.11 Signed-off-by: Harry Wentland <harry.wentland@amd.com> Acked-by: Alex Deucher <alexander.deucher@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
This commit is contained in:
committed by
Alex Deucher
parent
9c5b2b0d40
commit
4562236b3b
23
drivers/gpu/drm/amd/display/dc/dce100/Makefile
Normal file
23
drivers/gpu/drm/amd/display/dc/dce100/Makefile
Normal file
@@ -0,0 +1,23 @@
|
||||
#
|
||||
# Makefile for the 'controller' sub-component of DAL.
|
||||
# It provides the control and status of HW CRTC block.
|
||||
|
||||
DCE100 = dce100_resource.o dce100_hw_sequencer.o
|
||||
|
||||
AMD_DAL_DCE100 = $(addprefix $(AMDDALPATH)/dc/dce100/,$(DCE100))
|
||||
|
||||
AMD_DISPLAY_FILES += $(AMD_DAL_DCE100)
|
||||
|
||||
|
||||
###############################################################################
|
||||
# DCE 10x
|
||||
###############################################################################
|
||||
ifdef 0#CONFIG_DRM_AMD_DC_DCE11_0
|
||||
TG_DCE100 = dce100_resource.o
|
||||
|
||||
AMD_DAL_TG_DCE100 = $(addprefix \
|
||||
$(AMDDALPATH)/dc/dce100/,$(TG_DCE100))
|
||||
|
||||
AMD_DISPLAY_FILES += $(AMD_DAL_TG_DCE100)
|
||||
endif
|
||||
|
||||
140
drivers/gpu/drm/amd/display/dc/dce100/dce100_hw_sequencer.c
Normal file
140
drivers/gpu/drm/amd/display/dc/dce100/dce100_hw_sequencer.c
Normal file
@@ -0,0 +1,140 @@
|
||||
/*
|
||||
* Copyright 2015 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#include "dm_services.h"
|
||||
#include "dc.h"
|
||||
#include "core_dc.h"
|
||||
#include "core_types.h"
|
||||
#include "hw_sequencer.h"
|
||||
#include "dce100_hw_sequencer.h"
|
||||
#include "dce110/dce110_hw_sequencer.h"
|
||||
|
||||
/* include DCE10 register header files */
|
||||
#include "dce/dce_10_0_d.h"
|
||||
#include "dce/dce_10_0_sh_mask.h"
|
||||
|
||||
struct dce100_hw_seq_reg_offsets {
|
||||
uint32_t blnd;
|
||||
uint32_t crtc;
|
||||
};
|
||||
|
||||
static const struct dce100_hw_seq_reg_offsets reg_offsets[] = {
|
||||
{
|
||||
.crtc = (mmCRTC0_CRTC_GSL_CONTROL - mmCRTC_GSL_CONTROL),
|
||||
},
|
||||
{
|
||||
.crtc = (mmCRTC1_CRTC_GSL_CONTROL - mmCRTC_GSL_CONTROL),
|
||||
},
|
||||
{
|
||||
.crtc = (mmCRTC2_CRTC_GSL_CONTROL - mmCRTC_GSL_CONTROL),
|
||||
},
|
||||
{
|
||||
.crtc = (mmCRTC3_CRTC_GSL_CONTROL - mmCRTC_GSL_CONTROL),
|
||||
},
|
||||
{
|
||||
.crtc = (mmCRTC4_CRTC_GSL_CONTROL - mmCRTC_GSL_CONTROL),
|
||||
},
|
||||
{
|
||||
.crtc = (mmCRTC5_CRTC_GSL_CONTROL - mmCRTC_GSL_CONTROL),
|
||||
}
|
||||
};
|
||||
|
||||
#define HW_REG_CRTC(reg, id)\
|
||||
(reg + reg_offsets[id].crtc)
|
||||
|
||||
/*******************************************************************************
|
||||
* Private definitions
|
||||
******************************************************************************/
|
||||
/***************************PIPE_CONTROL***********************************/
|
||||
|
||||
static bool dce100_enable_display_power_gating(
|
||||
struct core_dc *dc,
|
||||
uint8_t controller_id,
|
||||
struct dc_bios *dcb,
|
||||
enum pipe_gating_control power_gating)
|
||||
{
|
||||
enum bp_result bp_result = BP_RESULT_OK;
|
||||
enum bp_pipe_control_action cntl;
|
||||
struct dc_context *ctx = dc->ctx;
|
||||
|
||||
if (power_gating == PIPE_GATING_CONTROL_INIT)
|
||||
cntl = ASIC_PIPE_INIT;
|
||||
else if (power_gating == PIPE_GATING_CONTROL_ENABLE)
|
||||
cntl = ASIC_PIPE_ENABLE;
|
||||
else
|
||||
cntl = ASIC_PIPE_DISABLE;
|
||||
|
||||
if (!(power_gating == PIPE_GATING_CONTROL_INIT && controller_id != 0)){
|
||||
|
||||
bp_result = dcb->funcs->enable_disp_power_gating(
|
||||
dcb, controller_id + 1, cntl);
|
||||
|
||||
/* Revert MASTER_UPDATE_MODE to 0 because bios sets it 2
|
||||
* by default when command table is called
|
||||
*/
|
||||
dm_write_reg(ctx,
|
||||
HW_REG_CRTC(mmMASTER_UPDATE_MODE, controller_id),
|
||||
0);
|
||||
}
|
||||
|
||||
if (bp_result == BP_RESULT_OK)
|
||||
return true;
|
||||
else
|
||||
return false;
|
||||
}
|
||||
|
||||
static void set_display_mark_for_pipe_if_needed(struct core_dc *dc,
|
||||
struct pipe_ctx *pipe_ctx,
|
||||
struct validate_context *context)
|
||||
{
|
||||
/* Do nothing until we have proper bandwitdth calcs */
|
||||
}
|
||||
|
||||
static void set_displaymarks(
|
||||
const struct core_dc *dc, struct validate_context *context)
|
||||
{
|
||||
/* Do nothing until we have proper bandwitdth calcs */
|
||||
}
|
||||
|
||||
static void set_bandwidth(struct core_dc *dc)
|
||||
{
|
||||
/* Do nothing until we have proper bandwitdth calcs */
|
||||
}
|
||||
|
||||
|
||||
/**************************************************************************/
|
||||
|
||||
bool dce100_hw_sequencer_construct(struct core_dc *dc)
|
||||
{
|
||||
dce110_hw_sequencer_construct(dc);
|
||||
|
||||
/* TODO: dce80 is empty implementation at the moment*/
|
||||
dc->hwss.enable_display_power_gating = dce100_enable_display_power_gating;
|
||||
dc->hwss.set_displaymarks = set_displaymarks;
|
||||
dc->hwss.increase_watermarks_for_pipe = set_display_mark_for_pipe_if_needed;
|
||||
dc->hwss.set_bandwidth = set_bandwidth;
|
||||
|
||||
return true;
|
||||
}
|
||||
|
||||
36
drivers/gpu/drm/amd/display/dc/dce100/dce100_hw_sequencer.h
Normal file
36
drivers/gpu/drm/amd/display/dc/dce100/dce100_hw_sequencer.h
Normal file
@@ -0,0 +1,36 @@
|
||||
/*
|
||||
* Copyright 2012-15 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
|
||||
#ifndef __DC_HWSS_DCE100_H__
|
||||
#define __DC_HWSS_DCE100_H__
|
||||
|
||||
#include "core_types.h"
|
||||
|
||||
struct core_dc;
|
||||
|
||||
bool dce100_hw_sequencer_construct(struct core_dc *dc);
|
||||
|
||||
#endif /* __DC_HWSS_DCE100_H__ */
|
||||
|
||||
1085
drivers/gpu/drm/amd/display/dc/dce100/dce100_resource.c
Normal file
1085
drivers/gpu/drm/amd/display/dc/dce100/dce100_resource.c
Normal file
File diff suppressed because it is too large
Load Diff
19
drivers/gpu/drm/amd/display/dc/dce100/dce100_resource.h
Normal file
19
drivers/gpu/drm/amd/display/dc/dce100/dce100_resource.h
Normal file
@@ -0,0 +1,19 @@
|
||||
/*
|
||||
* dce100_resource.h
|
||||
*
|
||||
* Created on: 2016-01-20
|
||||
* Author: qyang
|
||||
*/
|
||||
|
||||
#ifndef DCE100_RESOURCE_H_
|
||||
#define DCE100_RESOURCE_H_
|
||||
|
||||
struct core_dc;
|
||||
struct resource_pool;
|
||||
struct dc_validation_set;
|
||||
|
||||
struct resource_pool *dce100_create_resource_pool(
|
||||
uint8_t num_virtual_links,
|
||||
struct core_dc *dc);
|
||||
|
||||
#endif /* DCE100_RESOURCE_H_ */
|
||||
Reference in New Issue
Block a user