mirror of
https://github.com/torvalds/linux.git
synced 2026-04-18 06:44:00 -04:00
Add "adi,low-cmode-impedance" boolean property which, when present, configures the PHY for the lowest common-mode impedance on the receive pair for 100BASE-TX operation by clearing the B_100_ZPTM_EN_DIMRX bit. This is suited for capacitive coupled applications and other applications where there may be a path for high common-mode noise to reach the PHY. If this value is not present, the value of the bit by default is 1, which is normal termination (zero-power termination) mode. Signed-off-by: Osose Itua <osose.itua@savoirfairelinux.com> Acked-by: Rob Herring (Arm) <robh@kernel.org> Acked-by: Nuno Sá <nuno.sa@analog.com> Link: https://patch.msgid.link/20260107221913.1334157-2-osose.itua@savoirfairelinux.com Signed-off-by: Jakub Kicinski <kuba@kernel.org>
99 lines
2.7 KiB
YAML
99 lines
2.7 KiB
YAML
# SPDX-License-Identifier: GPL-2.0+
|
|
%YAML 1.2
|
|
---
|
|
$id: http://devicetree.org/schemas/net/adi,adin.yaml#
|
|
$schema: http://devicetree.org/meta-schemas/core.yaml#
|
|
|
|
title: Analog Devices ADIN1200/ADIN1300 PHY
|
|
|
|
maintainers:
|
|
- Marcelo Schmitt <marcelo.schmitt@analog.com>
|
|
|
|
description: |
|
|
Bindings for Analog Devices Industrial Ethernet PHYs
|
|
|
|
allOf:
|
|
- $ref: ethernet-phy.yaml#
|
|
|
|
properties:
|
|
adi,rx-internal-delay-ps:
|
|
description: |
|
|
RGMII RX Clock Delay used only when PHY operates in RGMII mode with
|
|
internal delay (phy-mode is 'rgmii-id' or 'rgmii-rxid') in pico-seconds.
|
|
enum: [ 1600, 1800, 2000, 2200, 2400 ]
|
|
default: 2000
|
|
|
|
adi,tx-internal-delay-ps:
|
|
description: |
|
|
RGMII TX Clock Delay used only when PHY operates in RGMII mode with
|
|
internal delay (phy-mode is 'rgmii-id' or 'rgmii-txid') in pico-seconds.
|
|
enum: [ 1600, 1800, 2000, 2200, 2400 ]
|
|
default: 2000
|
|
|
|
adi,fifo-depth-bits:
|
|
description: |
|
|
When operating in RMII mode, this option configures the FIFO depth.
|
|
enum: [ 4, 8, 12, 16, 20, 24 ]
|
|
default: 8
|
|
|
|
adi,phy-output-clock:
|
|
description: |
|
|
Select clock output on GP_CLK pin. Two clocks are available:
|
|
A 25MHz reference and a free-running 125MHz.
|
|
The phy can alternatively automatically switch between the reference and
|
|
the 125MHz clocks based on its internal state.
|
|
$ref: /schemas/types.yaml#/definitions/string
|
|
enum:
|
|
- 25mhz-reference
|
|
- 125mhz-free-running
|
|
- adaptive-free-running
|
|
|
|
adi,phy-output-reference-clock:
|
|
description: Enable 25MHz reference clock output on CLK25_REF pin.
|
|
type: boolean
|
|
|
|
adi,low-cmode-impedance:
|
|
description: |
|
|
Configure PHY for the lowest common-mode impedance on the receive pair
|
|
for 100BASE-TX. This is suited for capacitive coupled applications and
|
|
other applications where there may be a path for high common-mode noise
|
|
to reach the PHY.
|
|
If not present, by default the PHY is configured for normal termination
|
|
(zero-power termination) mode.
|
|
|
|
Note: There is a trade-off of 12 mW increased power consumption with
|
|
the lowest common-mode impedance setting, but in all cases the
|
|
differential impedance is 100 ohms.
|
|
type: boolean
|
|
|
|
unevaluatedProperties: false
|
|
|
|
examples:
|
|
- |
|
|
ethernet {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
phy-mode = "rgmii-id";
|
|
|
|
ethernet-phy@0 {
|
|
reg = <0>;
|
|
|
|
adi,rx-internal-delay-ps = <1800>;
|
|
adi,tx-internal-delay-ps = <2200>;
|
|
};
|
|
};
|
|
- |
|
|
ethernet {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
phy-mode = "rmii";
|
|
|
|
ethernet-phy@1 {
|
|
reg = <1>;
|
|
|
|
adi,fifo-depth-bits = <16>;
|
|
};
|
|
};
|