mirror of
https://github.com/torvalds/linux.git
synced 2026-04-30 20:42:33 -04:00
The HDMI TX Parallel Audio Interface (HTX_PAI) is a digital module that acts as the bridge between the Audio Subsystem to the HDMI TX Controller. This IP block is found in the HDMI subsystem of the i.MX8MP SoC. Data received from the audio subsystem can have an arbitrary component ordering. The HTX_PAI block has integrated muxing options to select which sections of the 32-bit input data word will be mapped to each IEC60958 field. The HTX_PAI_FIELD_CTRL register contains mux selects to individually select P,C,U,V,Data, and Preamble. Use component helper so that imx8mp-hdmi-tx will be aggregate driver, imx8mp-hdmi-pai will be component driver, then imx8mp-hdmi-pai can use bind() ops to get the plat_data from imx8mp-hdmi-tx device. Signed-off-by: Shengjiu Wang <shengjiu.wang@nxp.com> Reviewed-by: Liu Ying <victor.liu@nxp.com> Tested-by: Alexander Stein <alexander.stein@ew.tq-group.com> Signed-off-by: Liu Ying <victor.liu@nxp.com> Link: https://lore.kernel.org/r/20250923053001.2678596-6-shengjiu.wang@nxp.com
214 lines
5.3 KiB
C
214 lines
5.3 KiB
C
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
/*
|
|
* Copyright (C) 2022 Pengutronix, Lucas Stach <kernel@pengutronix.de>
|
|
*/
|
|
|
|
#include <linux/clk.h>
|
|
#include <linux/component.h>
|
|
#include <linux/mod_devicetable.h>
|
|
#include <linux/module.h>
|
|
#include <linux/platform_device.h>
|
|
#include <drm/bridge/dw_hdmi.h>
|
|
#include <drm/drm_modes.h>
|
|
#include <drm/drm_of.h>
|
|
|
|
struct imx8mp_hdmi {
|
|
struct dw_hdmi_plat_data plat_data;
|
|
struct dw_hdmi *dw_hdmi;
|
|
struct clk *pixclk;
|
|
};
|
|
|
|
static enum drm_mode_status
|
|
imx8mp_hdmi_mode_valid(struct dw_hdmi *dw_hdmi, void *data,
|
|
const struct drm_display_info *info,
|
|
const struct drm_display_mode *mode)
|
|
{
|
|
struct imx8mp_hdmi *hdmi = (struct imx8mp_hdmi *)data;
|
|
long round_rate;
|
|
|
|
if (mode->clock < 13500)
|
|
return MODE_CLOCK_LOW;
|
|
|
|
if (mode->clock > 297000)
|
|
return MODE_CLOCK_HIGH;
|
|
|
|
round_rate = clk_round_rate(hdmi->pixclk, mode->clock * 1000);
|
|
/* imx8mp's pixel clock generator (fsl-samsung-hdmi) cannot generate
|
|
* all possible frequencies, so allow some tolerance to support more
|
|
* modes.
|
|
* Allow 0.5% difference allowed in various standards (VESA, CEA861)
|
|
* 0.5% = 5/1000 tolerance (mode->clock is 1/1000)
|
|
*/
|
|
if (abs(round_rate - mode->clock * 1000) > mode->clock * 5)
|
|
return MODE_CLOCK_RANGE;
|
|
|
|
/* We don't support double-clocked and Interlaced modes */
|
|
if ((mode->flags & DRM_MODE_FLAG_DBLCLK) ||
|
|
(mode->flags & DRM_MODE_FLAG_INTERLACE))
|
|
return MODE_BAD;
|
|
|
|
return MODE_OK;
|
|
}
|
|
|
|
static int imx8mp_hdmi_phy_init(struct dw_hdmi *dw_hdmi, void *data,
|
|
const struct drm_display_info *display,
|
|
const struct drm_display_mode *mode)
|
|
{
|
|
return 0;
|
|
}
|
|
|
|
static void imx8mp_hdmi_phy_disable(struct dw_hdmi *dw_hdmi, void *data)
|
|
{
|
|
}
|
|
|
|
static void im8mp_hdmi_phy_setup_hpd(struct dw_hdmi *hdmi, void *data)
|
|
{
|
|
/*
|
|
* Just release PHY core from reset, all other power management is done
|
|
* by the PHY driver.
|
|
*/
|
|
dw_hdmi_phy_gen1_reset(hdmi);
|
|
|
|
dw_hdmi_phy_setup_hpd(hdmi, data);
|
|
}
|
|
|
|
static const struct dw_hdmi_phy_ops imx8mp_hdmi_phy_ops = {
|
|
.init = imx8mp_hdmi_phy_init,
|
|
.disable = imx8mp_hdmi_phy_disable,
|
|
.setup_hpd = im8mp_hdmi_phy_setup_hpd,
|
|
.read_hpd = dw_hdmi_phy_read_hpd,
|
|
.update_hpd = dw_hdmi_phy_update_hpd,
|
|
};
|
|
|
|
static int imx8mp_dw_hdmi_bind(struct device *dev)
|
|
{
|
|
struct platform_device *pdev = to_platform_device(dev);
|
|
struct imx8mp_hdmi *hdmi = dev_get_drvdata(dev);
|
|
int ret;
|
|
|
|
ret = component_bind_all(dev, &hdmi->plat_data);
|
|
if (ret)
|
|
return dev_err_probe(dev, ret, "component_bind_all failed!\n");
|
|
|
|
hdmi->dw_hdmi = dw_hdmi_probe(pdev, &hdmi->plat_data);
|
|
if (IS_ERR(hdmi->dw_hdmi)) {
|
|
component_unbind_all(dev, &hdmi->plat_data);
|
|
return PTR_ERR(hdmi->dw_hdmi);
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void imx8mp_dw_hdmi_unbind(struct device *dev)
|
|
{
|
|
struct imx8mp_hdmi *hdmi = dev_get_drvdata(dev);
|
|
|
|
dw_hdmi_remove(hdmi->dw_hdmi);
|
|
|
|
component_unbind_all(dev, &hdmi->plat_data);
|
|
}
|
|
|
|
static const struct component_master_ops imx8mp_dw_hdmi_ops = {
|
|
.bind = imx8mp_dw_hdmi_bind,
|
|
.unbind = imx8mp_dw_hdmi_unbind,
|
|
};
|
|
|
|
static int imx8mp_dw_hdmi_probe(struct platform_device *pdev)
|
|
{
|
|
struct device *dev = &pdev->dev;
|
|
struct dw_hdmi_plat_data *plat_data;
|
|
struct component_match *match = NULL;
|
|
struct device_node *remote;
|
|
struct imx8mp_hdmi *hdmi;
|
|
|
|
hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
|
|
if (!hdmi)
|
|
return -ENOMEM;
|
|
|
|
plat_data = &hdmi->plat_data;
|
|
|
|
hdmi->pixclk = devm_clk_get(dev, "pix");
|
|
if (IS_ERR(hdmi->pixclk))
|
|
return dev_err_probe(dev, PTR_ERR(hdmi->pixclk),
|
|
"Unable to get pixel clock\n");
|
|
|
|
plat_data->mode_valid = imx8mp_hdmi_mode_valid;
|
|
plat_data->phy_ops = &imx8mp_hdmi_phy_ops;
|
|
plat_data->phy_name = "SAMSUNG HDMI TX PHY";
|
|
plat_data->priv_data = hdmi;
|
|
plat_data->phy_force_vendor = true;
|
|
|
|
platform_set_drvdata(pdev, hdmi);
|
|
|
|
/* port@2 is for hdmi_pai device */
|
|
remote = of_graph_get_remote_node(pdev->dev.of_node, 2, 0);
|
|
if (!remote) {
|
|
hdmi->dw_hdmi = dw_hdmi_probe(pdev, plat_data);
|
|
if (IS_ERR(hdmi->dw_hdmi))
|
|
return PTR_ERR(hdmi->dw_hdmi);
|
|
} else {
|
|
drm_of_component_match_add(dev, &match, component_compare_of, remote);
|
|
|
|
of_node_put(remote);
|
|
|
|
return component_master_add_with_match(dev, &imx8mp_dw_hdmi_ops, match);
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void imx8mp_dw_hdmi_remove(struct platform_device *pdev)
|
|
{
|
|
struct imx8mp_hdmi *hdmi = platform_get_drvdata(pdev);
|
|
struct device_node *remote;
|
|
|
|
remote = of_graph_get_remote_node(pdev->dev.of_node, 2, 0);
|
|
if (remote) {
|
|
of_node_put(remote);
|
|
|
|
component_master_del(&pdev->dev, &imx8mp_dw_hdmi_ops);
|
|
} else {
|
|
dw_hdmi_remove(hdmi->dw_hdmi);
|
|
}
|
|
}
|
|
|
|
static int imx8mp_dw_hdmi_pm_suspend(struct device *dev)
|
|
{
|
|
return 0;
|
|
}
|
|
|
|
static int imx8mp_dw_hdmi_pm_resume(struct device *dev)
|
|
{
|
|
struct imx8mp_hdmi *hdmi = dev_get_drvdata(dev);
|
|
|
|
dw_hdmi_resume(hdmi->dw_hdmi);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static const struct dev_pm_ops imx8mp_dw_hdmi_pm_ops = {
|
|
SYSTEM_SLEEP_PM_OPS(imx8mp_dw_hdmi_pm_suspend, imx8mp_dw_hdmi_pm_resume)
|
|
};
|
|
|
|
static const struct of_device_id imx8mp_dw_hdmi_of_table[] = {
|
|
{ .compatible = "fsl,imx8mp-hdmi-tx" },
|
|
{ /* Sentinel */ }
|
|
};
|
|
MODULE_DEVICE_TABLE(of, imx8mp_dw_hdmi_of_table);
|
|
|
|
static struct platform_driver imx8mp_dw_hdmi_platform_driver = {
|
|
.probe = imx8mp_dw_hdmi_probe,
|
|
.remove = imx8mp_dw_hdmi_remove,
|
|
.driver = {
|
|
.name = "imx8mp-dw-hdmi-tx",
|
|
.of_match_table = imx8mp_dw_hdmi_of_table,
|
|
.pm = pm_ptr(&imx8mp_dw_hdmi_pm_ops),
|
|
},
|
|
};
|
|
|
|
module_platform_driver(imx8mp_dw_hdmi_platform_driver);
|
|
|
|
MODULE_DESCRIPTION("i.MX8MP HDMI encoder driver");
|
|
MODULE_LICENSE("GPL");
|